D2862, NOVEMBER 1985-REVISED DECEMBER 1990



- Transmit Modulation at 75, 150, 600, and 1200 Baud
- Receive Demodulation at 5, 75, 150, 600, and 1200 Baud
- Half-Duplex Operation Up to 1200 Baud Transmit and Receive
- Full-Duplex Operation Up to 1200 Baud Transmit and 150 Baud Receive
- On-Chip Group Delay Equalization and Transmit/Receive Filtering
- Carrier-Detect-Level Adjustment and Carrier-Fail Output
- Single 5-V Power Supply
- Low Power Consumption
- Reliable CMOS Silicon-Gate Technology





NC-No internal connection

D packages are available taped and reeled. Add ''R'' suffix to device type (e.g., TCM3105DWLR)



Caution. These devices have limited built-in gate protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### description

The TCM3105 is a single-chip asynchronous Frequency Shift Keying (FSK) voiceband modem that uses silicon gate CMOS technology to implement a switched capacitor architecture. It is pin selectable (TXR1, TXR2, and TRS inputs) for a wide range of transmit/receive baud rates and is compatible with the applicable BELL 202 or CCITT V23 standards. Operation is fully reversible, thereby allowing both forward and backward channels to be used simultaneously.

The transmitter is a programmable frequency synthesizer that provides two output frequencies (on TXA), representing the 'marks' and 'spaces' of the digital signal present on the TXD input.

The receive section is responsible for the demodulation of the analog signal appearing at the RXA input and is based on the principle of frequency-to-voltage conversion. This section contains a group delay equalizer (to correct phase distortion), automatic gain control, carrier detect level adjustment, and bias distortion adjustment, thereby optimizing performance and giving the lowest possible bit error rate.

PRODUCTION DATA documents contain information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard werranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1990, Texas Instruments Incorporated

### description (continued)

Carrier-detect information is given to the system by means of the carrier-detect circuits, which set a flag on the CDT output if the level of received in-band energy falls below a value set on the CDL input for a specified minimum duration.

The TCM3105DWE, TCM3105JE, and TCM3105NE are characterized for operation from  $-40\,^{\circ}$ C to  $85\,^{\circ}$ C. The TCM3105DWL, TCM3105JL, and TCM3105NL are characterized for operation from  $0\,^{\circ}$ C to  $70\,^{\circ}$ C.

#### **TERMINAL FUNCTIONS**

| PIN             | PIN NO.                        |        | DESCRIPTION                                                                                                                                                                                                                                           |
|-----------------|--------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | DW                             | J OR N | DESCRIPTION                                                                                                                                                                                                                                           |
| CDL             | 14                             | 10     | Carrier Detect Level Adjust for external adjustment of carrier detect threshold                                                                                                                                                                       |
| CDT             | 3                              | 3      | Carrier-Detect Output. A low-level output indicates carrier failure                                                                                                                                                                                   |
| CLK             | 2                              | 2      | Output for a continuous clock signal at 16 times the highest selected (transmit or receive) bit rate                                                                                                                                                  |
| NC              | 4, 6, 8, 10, 15,<br>18, 19, 21 | 6      | No internal connection                                                                                                                                                                                                                                |
| OSC1            | 23                             | 15     | Oscillator connections. The crystal (typically 4.4336 MHz) is connected to these pins. If an                                                                                                                                                          |
| OSC2            | 24                             | 16     | external clock is used, OSC2 is left open and the clock is connected to OSC1.                                                                                                                                                                         |
| RXA             | 5                              | 4      | Receive Analog Input to which the received line signal must be ac coupled                                                                                                                                                                             |
| RXB             | 11                             | 7      | Receive Bias Adjust for external adjustment of the decision threshold of the final comparator to minimize bias distortion                                                                                                                             |
| RXD             | 12                             | 8      | Receiver Digital Output for the demodulated received data in positive logic. The high logic level is a mark and the low logic level is a space.                                                                                                       |
| RXT             | 9                              |        | Receive test access. Output of limiter is available on this pin. (DW only)                                                                                                                                                                            |
| TRS             | 7                              | 5      | Transmit/Receive Standard Select Input, which with TXR1 and TXR2, sets the standard bit rates and mark/space frequencies                                                                                                                              |
| TXA             | 16                             | 11     | Transmit Analog Output for the modulated signal, which must be ac coupled                                                                                                                                                                             |
| TXD             | 22                             | 14     | Transmit Digital Input for input data to the transmitter in positive logic. The high logic level is a mark and the low logic level is a space. The data can be accepted at any speed from zero to the selected speed and may be totally asynchronous. |
| TXR1            | 20                             | 13     | Bit Rate Select 1 input, which, along with TXR2 and TRS, sets the bit rates and mark/space frequencies                                                                                                                                                |
| TXR2            | 17                             | 12     | Bit Rate Select 2 input, which, along with TXR1 and TRS, sets the bit rates and mark/space frequencies                                                                                                                                                |
| V <sub>DD</sub> | 1                              | 1      | Positive supply voltage                                                                                                                                                                                                                               |
| VSS             | 13                             | 9      | Most negative supply voltage (normally ground); connected to substrate                                                                                                                                                                                |



#### functional block diagram TRANSMIT TRANSMIT DIGITAL FSK XMT LOW-PASS DIGITAL TXD -TO ANALOG CONVERTER ANALOG MODULATOR FILTER FILTER INPUT OUTPUT RECEIVE BIAS RXB **ADJUST** RECEIVE - AXD COMPARATOR DIGITAL RECEIVE LOW-PASS **ESK** OUTPUT RECEIVE **ANALOG** RXA COMPARATOR FILTER FILTER DEMODULATO INPUT AND GROUP AUTOMATIC OFFSET COMPEN-RECEIVE GAIN CONTROL - RXT TEST EQUALIZER SATION /DW PACKAGE **ACCESS** ONLY CARRIER-CARRIER CARRIER CARRIER-DETECT DETECT CDT DETECT DETECTOR LEVEL OUTPUT CDL **ADJUST** OSCILLATOR JOSCI 4.4336 MHz CONNECTIONS OSC2 OSCILLATOR TIMING -CLK CLOCK BIT RATE AND CONTROL SELECT TXR2 TRANSMIT/ RECEIVE STANDARD SELECT

#### timing diagram





# 

Operating free-air temperature range: TCM3105DWL, TCM3105JL,

TCM3105DWE, TCM3105JE,

Storage temperature range ..... -55 °C to 150 °C

Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: DW or N package ...... 260 °C Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J package ...... 300 °C

NOTE 1: All voltage values are with respect to VSS.

#### recommended operating conditions

|                                               | то     | :M3105D<br>:M3105JE<br>:M3105N |        | TC     | :M3105D<br>:M3105JL<br>:M3105NI | •               | UNIT |
|-----------------------------------------------|--------|--------------------------------|--------|--------|---------------------------------|-----------------|------|
|                                               | MIN    | NOM                            | MAX    | MIN    | NOM                             | MAX             |      |
| Supply voltage, V <sub>DD</sub>               | 4      | 5                              | 5.5    | 4      | 5                               | 5.5             | ٧    |
| High-level input voltage, VIH                 | 2      | _                              | ۵q۷    | 2      |                                 | V <sub>DD</sub> | ٧    |
| Low-level input voltage, VIL                  | 0      |                                | 0.8    | 0      |                                 | 0.8             | V    |
| Analog input level, peak-to-peak (ac coupled) |        | 0.30                           | 0.78   |        | 0.30                            | 0.78            | V    |
| Clock frequency, f <sub>clock</sub>           | 4.4334 | 4.4336                         | 4.4338 | 4.4334 | 4.4336                          | 4.4338          | MHz  |
| Analog load impedance at TXA                  | 50     |                                |        | 50     |                                 |                 | kΩ   |
| Operating free-air temperature range, TA      | -40    |                                | 85     | 0      |                                 | 70              | °C   |



electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|      |                                               |                      |                                       | 10    | TCM3105DWE         |       | TCN   | TCM3105DWL         | _               |             |
|------|-----------------------------------------------|----------------------|---------------------------------------|-------|--------------------|-------|-------|--------------------|-----------------|-------------|
|      |                                               |                      |                                       | TC    | TCM3105JE          |       | TCN   | TCM3105JL          |                 | !           |
|      | PAHAMETER                                     |                      | TEST CONDITIONS                       | 2     | TCM3105NE          |       | TCM   | TCM3105NL          |                 |             |
|      |                                               |                      |                                       | Z     | TYPT               | MAX   | MIN   | TYP↑               | MAX             |             |
| Vон  | High-level output voltage                     | RXD, CDT, CLK        | I <sub>OH</sub> = -100 AA             | 2.4   |                    | Vpo   | 2.4   |                    | aa <sub>A</sub> | >           |
| Vol. | Low-level output voltage                      | RXD, CDT, CLK        | l <sub>OL</sub> = 1.6 mA              | VSS   |                    | 0.4   | VSS   |                    | 0.4             | >           |
|      | Angles output voltage lave                    |                      | VDD = 4 V                             |       | 1.55               |       |       | 1.55               |                 |             |
|      | post-to-post                                  | TXA                  | $V_{DD} = 5 V$ $C_1 = 100 \text{ se}$ | 1.4   | 1.9                | 2.3   | 1.4   | 1.9                | 2.3             | >           |
|      | poor to bean                                  |                      | V <sub>DD</sub> = 5.5 V   CL = 100 pr |       | 2.1                |       |       | 2.1                |                 |             |
|      | Adinat coltage                                | RXB                  | X 9 = ==X                             | 2.3   | 2.7                | 3.1   | 2.3   | 2.7                | 3.1             | ;           |
|      | Adjust voltage                                | CDL                  | $\lambda c = 00\lambda$               | 2.8   | 3.3                | 3.9   | 2.8   | 3.3                | 3.9             | >           |
|      | Analog output dc offset                       | TXA                  |                                       |       | V <sub>DD</sub> /2 |       |       | V <sub>DD</sub> /2 |                 | >           |
|      | Digital input current                         | TXD, TRS, TXR1, TXR2 | $V_I = 0$ to $V_{DD}$                 |       |                    | +1    |       |                    | +1              | μĄ          |
|      | Analog input current                          | RXA                  |                                       |       |                    | ±15   |       |                    | ±15             | ξ¥          |
|      | Bias input current                            | RXB, CDL             | V <sub>I</sub> = 3 V                  |       | #1                 | ±150  |       |                    | ±150            | μĄ          |
|      |                                               |                      | V <sub>DD</sub> = 4 V                 |       | 3                  | 9     |       | 3                  | 5               |             |
| qa   | Supply current                                |                      | $\Lambda_{QD} = 5 V$                  |       | 2                  | 10    |       | 5                  | 8               | A<br>M      |
|      |                                               |                      | V <sub>DD</sub> = 5.5 V               |       | 8                  | 16    |       | æ                  | 12              |             |
| ij   | Input capacitance, all inputs                 |                      | f = 1 MHz                             |       | 10                 |       |       | 10                 |                 | Ā.          |
| ა    | Output capacitance, all inputs                | S                    | f = 1 MHz                             |       | 10                 |       |       | 10                 |                 | ם           |
|      | Phase jitter                                  |                      |                                       |       |                    | 200   |       |                    | 200             | Sri         |
|      | Bias distortion <sup>‡</sup>                  |                      |                                       |       | Ŧ                  | ±15%  |       |                    | ±15%            |             |
|      | Carrier detect threshold, off-on              | on§                  |                                       | -45.5 |                    | - 43  | -45.5 |                    | -43             | dBm         |
|      | Carrier detect threshold, on-off <sup>§</sup> | )ff§                 |                                       | - 48  | 7-                 | -45.5 | - 48  |                    | -45.5           | <b>dB</b> m |
|      | Carrier detect hysteresis                     |                      |                                       | 2.5   | 2.8                |       | 2.5   | 2.8                |                 | dBm         |

 $^{\dagger}$ All typical values are at VCC = 5 V, T<sub>A</sub> = 25 °C.  $^{\ddagger}$ Bias distortion is the departure from a 50% duty cycle when a series of alternating mark and space tones is received.  $^{\ddagger}$ This is the threshold with the CDL input properly adjusted.

switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                                    | TEST CONDITIONS         | TCM3105DWE<br>TCM3105JE<br>TCM3105NE | Œ   | TCM3105DWL<br>TCM3105JL<br>TCM3105NL | SDWL<br>SJL<br>SNL | UNIT |
|----------------------------------------------|-------------------------|--------------------------------------|-----|--------------------------------------|--------------------|------|
|                                              |                         | MIN TYPT                             | MAX | MIN TYP                              | † MAX              |      |
| comit works as the section activated to the  | RX = 600  or  1200  b/s | 12                                   | 25  | 12                                   | 25                 |      |
| d(off-on)                                    | RX = 5, 75, or 150 b/s  | 48                                   | 80  | 48                                   | 80                 | Ê    |
| amie majak die an en ensemble national       | RX = 600 or 1200 b/s    | 12                                   | 20  | 12                                   | 20                 |      |
|                                              | RX = 5, 75, or 150 b/s  | 48                                   | 75  | 48                                   | 75                 | SE   |
| Transmit frequency deviation from assignment | f , , = 4.4336 MHz      | 4                                    |     | 4                                    |                    | 1    |
| (see Table 1)                                | 'clock = +:+330 mire    | н :                                  |     | H                                    |                    | 7.   |
|                                              |                         |                                      |     |                                      |                    |      |

 $^{\mbox{\scriptsize 1}}$  All typical values are at VCC  $\,=\,$  5 V, T  $_{A}\,=\,25\,^{\circ}$  C.



#### PRINCIPLES OF OPERATION

The TCM3105 FSK modem is made up of four functional circuits. The circuits are the transmitter, the receiver, a carrier detector, and control and timing (See Figure 1).



FIGURE 1. TCM3105 SYSTEM PARTITIONING

#### transmitter

The transmitter comprises a phase coherent FSK modulator, a transmit filter, and a transmit amplifier. The modulator is a programmable frequency synthesizer that drives the output frequencies by variable division of the oscillator frequency (4.4336 MHz). The division ratio is set by the states of the Transmit/Receive Standard input (TRS), the Bit Rate Select inputs (TXR1 and TXR2), and the Digital Data input (TXD).

A switched-capacitor low-pass filter limits the harmonics and noise outside the transmit band and the characteristics of this filter are set by the frequency select inputs as previously described. The harmonics introduced by the transmit filter clock are removed by a continuous low-pass filter.

The transmitter output level varies with power supply voltage and so must be compensated in the 2-wire to 4-wire converter to give a constant output level to the line.

#### receiver

A continuous low-pass anti-aliasing filter is followed by the receive amplifier, which automatically controls the gain to give a constant output level from the receive filter. The receive filter limits the bandwidth of the signal presented to the demodulator, reducing out-of-band interference, and has very high rejection of the transmit channel frequencies. These are typically present at much higher levels than the received signal.

The group delay equalizer is a switched-capacitor network that compensates the delay introduced by the receive filter and the network. The output from the equalizer is then limited to give an FSK modulated squarewave that is presented to the demodulator.

The demodulator is an edge-triggered multivibrator that triggers off positive and negative going edges. The output of the demodulator is, therefore, a stream of constant-length pulses at a frequency that is double the frequency of the limited input signal. The dc component of this signal is proportional to the received frequency and is extracted by a switched-capacitor, low-pass, post-demodulator filter.

The variation of dc level with received frequency is presented to a comparator that slices at a level externally fixed by the RXB bias adjustment pin. This voltage depends on received bit rate and internal offsets. The comparator output is then the received data at the RXD output.



#### carrier detect

The carrier detect circuits comprise an energy detector and digital delay. The energy detector compares the total signal level at the output of the receive filter to an externally set threshold level on the CDL input. The comparator has a 2.5-dB hysteresis and a delay to allow for momentary signal loss and to prevent oscillation. The output of the detector is available on the CDT pin where a high level indicates that a carrier is present. The data output is clamped to a MARK condition when the carrier detect output switches off at the end of transmission.

#### control and timing

An on-chip oscillator runs from an external 4.4336-MHz crystal connected between the OSC1 and OSC2 pins or an external signal driving OSC1. A clock signal equal to 16 times the highest selected bit rate (transmit or receive) is available on the CLK output.

The single-supply rail means that all analog functions are referenced to an internally generated reference. All analog inputs and output must be ac coupled.

#### transmit and receive modes

The various modes of operation of the TCM3105 are given in Table 1. The data convention is that a logic high is a mark and a logic low is a space.



**TABLE 1. MODES OF OPERATION** 

| STANDARD      | TRS              | TXR1           | TXR2           | TRANSMITTED<br>BAUD RATE | RECEIVED<br>BAUD RATE | TRANSMIT FREQUENCY ASSIGNMENTS (Hz) | RECEIVE<br>FREQUENCY<br>ASSIGNMENTS<br>(Hz) | CLK<br>FREQUENCY<br>(kHz) |
|---------------|------------------|----------------|----------------|--------------------------|-----------------------|-------------------------------------|---------------------------------------------|---------------------------|
|               | L                | Ŀ              | L              | 1200                     | 1200                  | M 1300<br>S 2100                    | M 1300<br>S 2100                            | 19.11                     |
|               | н                | L              | L              | 1200                     | 75                    | M 1300<br>S 2100                    | M 390<br>S 450                              | 19.11                     |
|               | L                | L              | Н              | 600                      | 75                    | M 1300<br>S 1700                    | M 390<br>S 450                              | 9.56                      |
| CCITT<br>V.23 | н                | L              | Н              | 600                      | 600                   | M 1300<br>S 1700                    | M 1300<br>S 1700                            | 9.56                      |
|               | L                | н              | L              | 75                       | 1200                  | M 390<br>S 450                      | M 1300<br>S 2100                            | 19.11                     |
|               | н                | н              | L              | 75                       | 600                   | M 390<br>S 450                      | M 1300<br>S 1700                            | 9.56                      |
|               | L                | Н              | Н              | 75                       | 75                    | M 390<br>S 450                      | M 390<br>S 450                              | 1.19                      |
| BELL 202      | CLK              | L              | L              | 1200                     | 1200                  | M 1200<br>S 2200                    | M 1200<br>S 2200                            | 19.11                     |
|               | CLK/8            | L              | Н              | 1200                     | 150                   | M 1200<br>S 2200                    | M 387<br>S 487                              | 19.11                     |
|               | CLK/8            | L              | Н              | 1200                     | 5                     | M 1200<br>S 2200                    | M 387<br>S 0                                | 19.11                     |
|               | CLK              | н              | L              | 150                      | 1200                  | M 387<br>S 487                      | M 1200<br>S 2200                            | 19.11                     |
|               | CLK              | н              | н              | 150                      | 150                   | M 387<br>S 487                      | M 387<br>S 487                              | 2.39                      |
|               | CLK <sup>†</sup> | H <sup>†</sup> | L <sup>†</sup> | 5                        | 1200                  | M 387                               | M 1200<br>S 2200                            | 19.11                     |
|               | Н                | н              | н              | Transmit<br>Disabled     | 1200                  | Transmit<br>Disabled                | M 1200<br>S 2200                            | 19.11                     |

H = high level, L = low level



<sup>†</sup>In these modes, the modulation is controlled by the TRS and TXR2 pins. TXD is tied high.

#### **APPLICATION INFORMATION**



FIGURE 2. TYPICAL SYSTEM CONFIGURATION



### **APPLICATION INFORMATION**



FIGURE 3. TELEPHONE LINE INTERFACE CIRCUIT



2-106 POST OFFICE BOX 655303 - DALLAS, TEXAS 75265

#### **APPLICATION INFORMATION**



FIGURE 4. SIMPLIFIED TELEPHONE LINE INTERFACE CIRCUIT

